# Midterm Exam



EECS 370 Winter 2023: Introduction to Computer Organization

|              | by the University of Michigan College of Engineering Honor Code. Please signave kept the honor code pledge:  I have neither given nor received aid on this exam,  nor have I concealed any violations of the Honor Code. | ı below to |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Signature: _ |                                                                                                                                                                                                                          |            |
| Name: _      |                                                                                                                                                                                                                          |            |
| Uniqname: _  |                                                                                                                                                                                                                          |            |
|              | of person sitting to your <i>Right</i> (Write end of the row)                                                                                                                                                            |            |
| · ·          | of person sitting to your <i>Left</i> (Write ne end of the row)                                                                                                                                                          |            |

#### **Exam Directions:**

- You have **120 minutes** to complete the exam. There are **8** questions in the exam on **14** pages (double-sided). **Please flip through your exam to ensure you have all 14 pages.**
- You must show your work to be eligible for partial credit!
- Write legibly and dark enough for the scanners to read your answers.
- Write your uniqname on the line provided at the top of each page.

#### **Exam Materials:**

- You are allotted **one 8.5 x 11 double-sided** note sheet to bring into the exam room.
- You are allowed to use calculators that do not have an internet connection. All other electronic devices, such as cell phones or anything or calculators with an internet connection, are strictly forbidden.

| Unique name:   |  |
|----------------|--|
| ornique manner |  |

## 1. Multiple choice/fill in the blank [16 points, 2 each]

Write the capital letter of the best answer in the box or fill in the blank where indicated.

a. Dennard Scaling roughly states that:







- B. As transistors get smaller, their power density goes down.X
- C. About every two years the number of transistors on a chip doubles.
- D. As transistors get smaller, their power density douxles about every two years.
- E. Processors tend to get unusably hot due to power per area not staying constant.
- b. Which of the following formulas is equivalent to the circuit below?





- c. Which two of the following are the primary reasons we prefer not to use latches in our computer designs for things such as the MEM/WB pipeline registers?
  - 1. If the Gate signal is set high for too short of a time there may not be enough time for feedback to stabilize in the latch.
  - 2. If the Gate signal is set high for too long of a time, signals from the EX stage may have time to impact our output before we Gate is set low.
  - 3. If the Gate signal is set low for too long a time, the pipeline register will lose
  - 4. If the Data signal is changing as the Gate goes high the latch's output will be

and  $\overline{\phantom{a}}$  are the two best answers. (Note: these are 1 point each)

- is the largest (closest to positive infinity) number that can be represented in a (6-bit)2's complement representation. Provide your answer in decimal.



| nique | nar | e:                                                                                                                                                                                    |
|-------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | f.  | Which one of the following is true about the data hazards and control hazards in a pipelined processor?                                                                               |
|       |     | A. Data hazards only occur when instructions depend on the results of previous instructions, while control hazards only occur when instructions change the data in the pipeline.      |
|       |     | B. Data hazards occur when instructions depend on register values written by<br>previous instructions, while control hazards occur when instructions change the<br>flow of execution. |
|       |     | C. Data hazards occur when the pipeline runs out of data, while control hazards occu<br>when the pipeline runs out of control signals.                                                |
|       |     | D. Data hazards occur when multiple instructions access the same control signals, while control hazards occur when instructions change the flow of data.                              |
|       | g.  | When executing a large program that has no hazards and where every stage always takes 1                                                                                               |
|       |     | cycle, the LC2K pipeline taught in class would expect to achieve a CPI of about:                                                                                                      |
|       |     | A. 1.0                                                                                                                                                                                |
|       |     | B. 3.5                                                                                                                                                                                |
|       |     | C. 4.0                                                                                                                                                                                |
|       |     | D. 5.0                                                                                                                                                                                |
|       |     | E. It depends on the instruction mix                                                                                                                                                  |
|       | h.  | What is the purpose of having some registers be caller-save and other registers be                                                                                                    |
|       |     | callee-save (as opposed to doing one or the other) when making subroutine calls?                                                                                                      |
|       |     | A. To ensure that the caller-saved resisters are not overwritten by the callee.                                                                                                       |
| 1/    |     | B. To ensure that the callee-saved registers are not overwritten by the caller.                                                                                                       |
|       |     | C. To prevent data corruption in the pipeline.                                                                                                                                        |
|       |     | D. To/reduce the number of registers stored to memory.                                                                                                                                |

| jue name: |
|-----------|
| lue name: |

#### 2. Caller/Callee [8 points]

The code below uses two new-to-us ARM instructions, **push** and **pop**. The **push** instruction stores the register value listed onto the stack. The **pop** instruction loads the data from the stack and places it in the listed register. Both modify the stack pointer as appropriate to add to the stack (push) or remove from the stack (pop). Note: "Ir" is the link register (X30) which is where the return address is put by a bl instruction.



Each register is being used as either callee or caller save. Identify which registers are being used as caller save and which are being used as callee save. Then, count the number of load/store pairs that occur per register when the program "main" is run until the label "end" is reached. [8]

| Register | Caller or<br>Callee | # load/stores |
|----------|---------------------|---------------|
| r1       | Crilee              | 250R1=8.      |
| r2       | Callee.             | 8+4=12        |
| r3       | Callee,             | 14140 24      |
| r4       | Caller.             | 344=12-       |



tom:

r, 2\*3\*1 8xv.~.



| Unique name: |  |
|--------------|--|
|--------------|--|

#### 2. Caller/Callee [8 points]

The code below uses two new-to-us ARM instructions, **push** and **pop**. The **push** instruction stores the register value listed onto the stack. The **pop** instruction loads the data from the stack and places it in the listed register. Both modify the stack pointer as appropriate to add to the stack (push) or remove from the stack (pop). Note: "Ir" is the link register (X30) which is where the return address is put by a bl instruction.



Each register is being used as either callee or caller save. Identify which registers are being used as caller save and which are being used as callee save. Then, count the number of load/store pairs that occur per register when the program "main" is run until the label "end" is reached. [8]

| Register | Caller or<br>Callee | # load/stores |  |  |
|----------|---------------------|---------------|--|--|
| r1       | Callee              | 8             |  |  |
| r2       | Callee.             | 8+4-12        |  |  |
| r3       | Callee              | 4*1=4         |  |  |
| r4       | Caller.             | う*と=1ン.       |  |  |

|      | add<br>mov<br>add<br>pop | r2, r1, r4 | 2*4=8       |
|------|--------------------------|------------|-------------|
|      | pop                      | {r1} 7     |             |
|      | bl                       | lr         |             |
| bob: | :                        |            |             |
|      | push                     | {r2}       |             |
|      | push                     | (r3)       | <b>N</b>    |
|      | movz                     | r2, #0x66  | 12: 1x4=4   |
|      | movz                     | r3, r2     | - 13. ( - / |
|      | add                      | r3, r3, r3 |             |
|      | pop                      | {r3}       |             |
|      | pop                      | {r2}       |             |
|      | bl                       | lr         |             |
| end: | :                        |            |             |
|      |                          |            |             |

| Un | ique | name:                                                                                                                                                                                                                                                                                                                                                                                                             |
|----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3. |      | ort answer [11 points]  Consider the following LC2K program.  add 1 2 3  lw 1 3 4  add 3 3 3  nor 2 3 4                                                                                                                                                                                                                                                                                                           |
|    |      | <ul> <li>How many <u>stall cycles</u> does the above code incur on the five-stage pipeline discussed in class if we are using "detect and stall"? [3]</li> </ul>                                                                                                                                                                                                                                                  |
|    |      |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|    |      | <ul> <li>How many <u>stall cycles</u> does the above code incur on the five-stage pipeline<br/>discussed in class if we are using "detect and forward"? [3]</li> </ul>                                                                                                                                                                                                                                            |
|    |      |                                                                                                                                                                                                                                                                                                                                                                                                                   |
|    | b.   | Say you have an ISA where all instructions are 32-bits and which has 32 general-purpose registers and all immediate values are 12-bits. If your instruction set consisted of nothing other than instructions that used two general-purpose registers and one immediate as arguments, at most how many opcodes could your ISA support? Place your final answer in the provided box and clearly show your work. [5] |

## **4.** A short float [13 points]

Consider an 8-bit floating point format based on the IEEE standard where the most significant is used for the sign, the next 3 bits are used for the exponent and the last 4 bits are used for the mantissa. The scheme uses "biased 3" to represent the exponent (rather than biased 127 used for a 32-bit IEEE floating point number) and has an implicit one just like the IEEE format. This scheme is called "VSF" (very short float).

| scheme | e is called "VS | SF" (very short       | float).        |        | ΛT             | のち          | *>                       |                                           |
|--------|-----------------|-----------------------|----------------|--------|----------------|-------------|--------------------------|-------------------------------------------|
| Sign   | Exponent        | Mantissa              | 1.1            |        | 0.5.           | 0.5         | 7-2<br>                  | <u> </u>                                  |
| 7      | 6 5 4           | 3 2 1 0               | ,              |        | ጋ              | $( \cdot )$ | I <b>↓</b> .             | 101                                       |
| D      | 0//             | 1000                  |                |        | 10)            |             |                          | 0 1 1                                     |
| V      | - 1 1           |                       | 1              | $\cap$ | 11) 1/10       | 1           | 1X 0.5                   | ( ) .                                     |
|        |                 |                       |                | U      |                | Į           | 0,7+0,25                 | [,]]], x70 <sup>y</sup>                   |
|        |                 |                       |                |        | 8              |             | _                        | ( )   , , , , , , , , , , , , , , , , , , |
|        | a. Write th     | ie <i>binary</i> enco | ding of 1.5 as | s a V  | SF number. [4] | ,           | 11.1.1 x 10 <sup>7</sup> |                                           |
|        | 0b ()()         | 11 1 0 06             |                |        |                |             |                          | 16 5                                      |
|        | 00 <u>00</u>    | 11 100                | <del></del>    |        |                |             |                          | (b+8+k+2+1=}1                             |

b. What is the largest (closest to positive infinity) number that can be exactly represented as a VSF? Provide your answer in decimal in the box. [4]

c. What is the gap between 2.5 and the smallest number larger than 2.5 that can be represented as a VSF? Provide your answer in decimal in the box. [5]



| Unique name: |  |
|--------------|--|
|              |  |

#### **4.** A short float [13 points]

Consider an 8-bit floating point format based on the IEEE standard where the most significant is used for the sign, the next 3 bits are used for the exponent and the last 4 bits are used for the mantissa. The scheme uses "biased 3" to represent the exponent (rather than biased 127 used for a 32-bit IEEE floating point number) and has an implicit one just like the IEEE format. This scheme is called "VSF" (very short float).

|      |            |                        | 1.5                   |           | 0 > 0   1 |
|------|------------|------------------------|-----------------------|-----------|-----------|
| Sign | Exponent   | Mantissa               | <i>C</i> \            | <b>.</b>  |           |
| 7    | 6 5 4      | 3 2 1 0                | 1 -                   | ひ. と.     |           |
| 0    | 011        | 1000                   | 0                     | 10        | 111       |
| 0    | 1 1 1      | 1111                   | 1.10                  | ×lo°      | 100 ->1   |
|      | a Write th | ne <i>hinary</i> encod | ing of 1.5 as a VSF n |           | 101 72    |
|      |            |                        |                       | umben [4] | 110 73    |
|      | 0b 💍 🗸     | 111000                 |                       |           | 111-34    |

b. What is the largest (closest to positive infinity) number that can be exactly represented as a VSF? Provide your answer in decimal in the box. [4]



1.0100x2

c. What is the gap betwee 2.5 and the smallest number larger than 2.5 that can be represented as a VSF? Provide your answer in decimal in the box. [5]



| Unique name: |  |
|--------------|--|
|              |  |

# **5.** Latches and Flip-Flops [6 points]

Complete the timing diagram below for both a D latch and a rising-edge triggered D flip-flop. If a value is unknown, indicate that clearly using the notation shown. Assume there is no meaningful delay. In the case of the latch, "C" is the Gate input. [6]





| name: |
|-------|
| name: |

## **6. LC2K linking** [13 points]

We've tried to link and assemble our two LC-2K assembly files, but it looks like some of the data got corrupted in one of them. Fill in the blank of the object file. Recall that the 0x notation indicates that the answer is expected in *hexadecimal* (that only applies to the blanks that start with 0x, all other answers should be in the format expected in project 2a).

000,010

| 0   0   0   0   3   80b   0   0   0   0   0   0   0   0   0              | РС                         | mary.as                                                                               |                                                        |
|--------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------|
| 9 Bob .fill Inc $5$ $0x$ $0$ $2$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ | 0<br>1<br>2<br>3<br>4<br>5 | <pre>lw 0 3 Bob () lw 0 2 Arr()  jalr 3 7 ()  Done halt . (4)  Arr/ .fill 1 (0)</pre> | 0x                                                     |
|                                                                          | 7                          | .fill 1 ' } Si(ze                                                                     | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

## 7. **LEGv8** [15 points]

Place your answers in the appropriate box.

#### Variable to register mappings

int32\_t t - X2 int32\_t v - X4 uint64\_t 
$$\times$$
 -  $\times$ 7 int32\_t u - X3 int32\_t w - X5 uint64\_t  $\times$  -  $\times$ 8

a. Convert the following C code to no more than 7 lines of equivalent LEGv8 assembly, assume int32\_t foo[]'s base address is held in X6 If you need a temporary register, use X1. You must use CBZ of CBNZ ather than any other branch. [9]



Show the final value of the memory and registers listed after the following LEGv8 code runs. You are to assume that all registers and any memory value not shown are initialized to be zero. Assume we are in <u>little endian</u> mode. <u>Put all answers in hex.</u> [6]

| Memory   | Initial            | Final value |
|----------|--------------------|-------------|
| location | value              | (in hex)    |
| 100      | 0x80               | UXSO.       |
| 101      | 0x08               | 10x 08      |
| 102      | 0xF9               | 0×79        |
| 103      | 0x55               | DXSS        |
| 104      | <del>0x44</del> 00 | סטעט        |
| 105      | OxCC OD            | OXOD        |
| 106      | OxBB OD            | DX 10D      |
| 107      | 0x22 00-           | 0X8v        |
|          | કેંગ               | <del></del> |

#### 8. Stack it Up [18 points]

Consider a 8-bit stack-based ISA named "HOB" (identical to the ISA from homework 3). There are 3 instruction formats (bit 0 is the least-significant bit).

R-type instructions (add, nor): bits 7-5: opcode bits 4-0: unused (should all be 0)
I-type instructions (pushi): bits 7-5: opcode bits 4-0: value (2's complement)
A-type instructions (push, pop, beq) bits 7-5: opcode bits 4-0: address (unsigned)

| Assembly language Instruction | Opcode in binary (bits 7, 6, 5) | Action a arb                                                                                                                                                                         |
|-------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| add (R-type)                  | 000                             | Pop the top two values off of the stack and push on the sum of those two values back on the stack.                                                                                   |
| nor (R-type)                  | 001                             | Pop the top two values off of the stack and push on the bitwise NOR of those two values back on the stack.                                                                           |
| push (A-type)                 | 010                             | Take the value stored at memory location specified by the address field and push it onto the stack                                                                                   |
| pop (A-type)                  | 011                             | Take the value at the top of the stack and pop it. Place that value into the memory location specified by the address field.                                                         |
| pushi (I-type)                | 100                             | Push the sign-extended value stored in the value field.                                                                                                                              |
| beq (A-type)                  | 101                             | If the two values on the top of the stack are equal, pop them and branch to the location specified by the address field.  Otherwise do nothing (don't change anything on the stack.) |
| halt (R-type)                 | 110                             | Increment the PC (as with all instructions), then halt.                                                                                                                              |



| Unique name: |  |
|--------------|--|
| •            |  |

- **b.** Say you have the following devices:
- PC: This is a 5-bit register with a
  write-enable control. When first
  powered up it initializes itself to zero.
  When the write-enable is 1, the device
  will store the input value on the next
  rising edge of the clock. (That is, at the
  end of the clock cycle.)



• 32-byte memory: When an address is presented to the Read Address A input, the data stored in that address is immediately written to Read Data A. When an address is presented to the Read Address B input, the data stored in that address is immediately written to Read Data B. When Write Enable is a 1, Write Data is written to the address specified by Write Address on the rising edge of the system clock. (That is, at the end of the clock cycle)



ALU: When ALUop is 1, the value Op1 +
Op2 is placed on Output. When ALUop
is 0, the bitwise NOR of Op1 and Op2 is
placed on Output. Also, if Op1 and Op2
are equal then EQ=1, else EQ=0.



| Unique name: |  |
|--------------|--|
|--------------|--|

- Stack: The top value of the stack is placed on TopOut, the second highest value is placed on 2ndOut. Further the control signal has the following options:
  - o 0: do nothing
  - o 1: pop the top value
  - 2: push the value StackIn onto the top of the stack.
  - 3: pop the top two values from the stack
  - 4: pop the top two values and then push the value StackIn onto the top of the stack.

As with the other registered devices, any changes to the stack don't occur until the end of the clock cycle.

 Sign extend: This device sign extends a 5-bit 2's complement number into an 8-bit 2's complement number.





Using the above devices plus wires and Muxes, create a <u>single-excle data path</u> for the HOB ISA. You may drive constant values onto the wires if needed and should use as little hardware as possible. We have supplied two copies of a template for your answer. <u>You may need to add</u> <u>additional devices from the above list.</u>

Note: we are asking for the data path only, you aren't implementing the control part (no ROM, etc.). Thus, you will leave control points (e.g. MUX inputs, Stack Control, Write Enable) unconnected.

The next two pages have identical templates for this question (in case you make mistakes). <u>You must clearly indicate which copy of the template you want us to grade (by clearly crossing out the one you don't want graded), otherwise we will grade the first one.</u> [15 points]

Unique name: \_\_\_\_\_

